# Seok Young Kim

## **Contact Information**

| Education           | Address:<br>Phone:<br>E-Mail:                                                                                                                                                                                                                                                                                                                                          | 145 Anam-ro, New Engineering Hall #4<br>Seongbuk-gu, Seoul 02841, South Kore<br>+82-10-3570-5136<br>tjrdud5136@korea.ac.kr<br>seoknull.941231@gmail.com<br>sy.compiler@gmail.com                                              | 15,<br>a                                                                                                                           |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
|                     | Korea University, Seoul<br>Integrated MS and Ph.D., E                                                                                                                                                                                                                                                                                                                  | l, South Korea<br>lectrical and Computer Engineering<br>r Seon Wook Kim                                                                                                                                                       | Mar. 2020 ~ Present                                                                                                                |  |
|                     | • Area of study:<br>software/hardware<br>Korea University, Seoul                                                                                                                                                                                                                                                                                                       | computer architecture, processing-in-mem<br>co-optimization, memory systems, algorithm<br>, South Korea                                                                                                                       | ory, embedded systems,<br>a-oriented design<br>Mar. 2013 ~ Feb. 2020                                                               |  |
| Professional Exne   | <ul> <li>B.S., Electrical Engineering</li> <li>Thesis: Implementation of Memory Trace Profiling System on FPGA</li> <li>2-year absence to fulfill military duty (9/2015 – 9/2017)</li> </ul>                                                                                                                                                                           |                                                                                                                                                                                                                               |                                                                                                                                    |  |
|                     | Korea University, Seoul                                                                                                                                                                                                                                                                                                                                                | l, South Korea                                                                                                                                                                                                                | Nov. 2018 ~ Feb. 2020                                                                                                              |  |
| Project Experience  | <ul> <li>Research Intern</li> <li>Designed adder and multiplier according to the number system of posit, integer, bfloat16, and floating-point</li> <li>Perform power and area analysis through a synthesis tool</li> </ul>                                                                                                                                            |                                                                                                                                                                                                                               |                                                                                                                                    |  |
| i i oject Experienc | In-DRAM based PIM (                                                                                                                                                                                                                                                                                                                                                    | Lloud Platform Construction                                                                                                                                                                                                   | Sen. 2023 ~ Aug. 2026                                                                                                              |  |
|                     | Funded by SK hynix                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                               |                                                                                                                                    |  |
|                     | Development of PIM C<br>on Data-Flow                                                                                                                                                                                                                                                                                                                                   | omputing Architecture based                                                                                                                                                                                                   | Apr. 2022 ~ Dec. 2025                                                                                                              |  |
|                     | <ul> <li>Funded by Institute for Information &amp; Communication Technology Planning &amp; Evaluation (IITP)</li> <li>Developed an optimal model partitioning algorithm and DCG (Device-mapped Computation Graph) to minimize profiling cost on heterogeneous platform (CPU &amp; PIM)</li> <li>Memory Centric Architecture Using the Apr. 2022 ~ Dec. 2028</li> </ul> |                                                                                                                                                                                                                               |                                                                                                                                    |  |
|                     | <ul> <li>Reconfigurable PIM Devices</li> <li>Funded by Institute for Information &amp; Communication Technology Planning &amp; Evaluation (IITP)</li> <li>Expanded the applicability of PIM in various transformer workloads and implements full system architecture stacks of small/large-scale PIM</li> </ul>                                                        |                                                                                                                                                                                                                               |                                                                                                                                    |  |
|                     | Next Generation Mem<br>Computing Platform:<br>Processing In Memory I                                                                                                                                                                                                                                                                                                   | ory Technology for Memory<br>Platform for AI                                                                                                                                                                                  | Feb. 2018 ~ Jan. 2023                                                                                                              |  |
|                     | Funded by SK hynix<br>• Improved bfloat16<br>PIM library to ON<br>System Software for DR<br>In-Memory Computing<br>Funded by Samsung Researc<br>• Conducted the app<br>Development of Micro I                                                                                                                                                                          | 5 ALU's compute capability by adopting loo<br>NX Runtime framework, verified design PoC<br>AM-based<br>ch Funding & Incubation Center of Samsung<br>clication of tiling techniques to GeMM on DR<br>LED module for AR devices | k-up table method, ported<br>C (Proof of Concept)<br>Dec. 2020 ~ Nov. 2022<br>Electronics<br>AM-based PIM<br>Jan. 2019 ~ Dec. 2022 |  |
|                     | <ul><li>Funded by Ministry of Trade, Industry and Energy (MOTIE), Korea Government</li><li>Simulated and verified behavioral modeling of MIPI DSI IP, optimized pixel converter</li></ul>                                                                                                                                                                              |                                                                                                                                                                                                                               |                                                                                                                                    |  |

#### **Scholarship & Awards**

#### Awards

International Conference on Electronics, Information, and Communication (ICEIC), Feb.2022 - Best Paper Award: *Silver Prize* 

Summer Annual Conference of IEEE/IEIE, Jun. 2022

- Best Paper Award: LG Electronics Interest Prize

International Conference on Electronics, Information, and Communication (ICEIC) Feb.2021 - Best Paper Award, *Silver Prize* 

Qualcomm Innovation Award Undergraduate ICT Engineering Contest, Sep. 2019

- Selected and Presented Poster

Samsung Future Display Contest, Dec. 2014

## - Grand Prize

### Scholarship

SK hynix (Mar. 2020 ~ Present)

- Full scholarship including tuition and living expenses

Korea University Techno Complex, Apr. 2023

- Awarding research excellence, \$10000 grant

#### **Publications & Patents**

#### Conference

[C1] <u>Seok Young Kim</u>, Jaewook Lee, Chang Hyun Kim, Won Jun Lee, and Seon Wook Kim, *"Extending the ONNX Runtime Framework for the Processing-in-Memory Execution,"* 

International Conference on Electronics, Information, and Communication (ICEIC), February 2022.

[C2] <u>Seok Young Kim</u>, Chang Hyun Kim and Seon Wook Kim, "*Implementation of Pipelined Adder Tree for Long Short-Term Memory Cells*," The 36th International Technical Conference on Circuits/Systems, Computers and Communications (ITC-CSCC), June 2021.

[C3] <u>Seok Young Kim</u>, Chang Hyun Kim and Seon Wook Kim, "Applying Piecewise Linear Approximation for DNN Non-Linear Activation Functions to Bfloat16 MACs," International Conference on Electronics, Information, and Communication (ICEIC), February 2021.

[C4] Hyun Soo Kim, <u>Seok Young Kim</u> and Seon Wook Kim "Verification of Memory Behavior on ARM SoC with OS," Summer Annual Conference of IEEE/IEIE, June 2023.

[C5] Ju Han Lee, <u>Seok Young Kim</u>, Won Jun Lee and Seon Wook Kim, "*DLRM Performance Analysis and PIM Applicability Examination*," Summer Annual Conference of IEEE/IEIE, June 2022.

[C6] Donghyeon Joo, <u>Seok Young Kim</u>, and Seon Wook Kim, "*Implementation of Block Matrix Multiplication and its Performance Analysis on CPU*," Summer Annual Conference of IEEE/IEIE, June 2022.

[C7] Seung Min Baek, <u>Seok Young Kim</u> and Seon Wook Kim, "*Performance Analysis of PointPillars Model in Heterogeneous Platforms*," Summer Annual Conference of IEEE/IEIE, June 2022.

[C8] Tae Jun Kwon, Mun Seong Park, Seong Hee Hong, <u>Seok Young Kim</u> and Seon Wook Kim *"Performance Analysis by Varying DRAM Memory Controller Policy,"* Summer Annual Conference of IEEE/IEIE, June 2022.

#### Journal

[J1] <u>Seok Young Kim</u>, Jaewook Lee, Yoonah Paik, Chan Hyun Kim, Won Jun Lee, and Seon Wook Kim, "*Optimal Model Partitioning with Low-Overhead Profiling on the PIM-based Platform for Deep Learning Inference*," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Under Review.

[J2] Chang Hyun Kim, Won Jun Lee, Yoonah Paik, <u>Seok Young Kim</u>, and Seon Wook Kim, "*BL-PIM: Varying the Burst Length to Realize the All-bank Performance and Minimize the Multi-Workload Interference for in-DRAM PIM*," IEEE Access, vol. 11, doi: 10.1109/ACCESS.2023.3300893, August 2023.

[J3] <u>Seok Young Kim</u>, Chang Hyun Kim, Won Jun Lee, Il Park, and Seon Wook Kim, "Lowoverhead Inverted LUT Design for Bounded DNN Activation Functions on Floating-point Vector ALUs," Microprocessors and Microsystems, vol. 93, doi: 10.1016/j.micpro.2022.104592, September 2022.

[J4] Kiyong Kwon, Dongwon Kang, Geon-Woo Ko, <u>Seok Young Kim</u> and Seon Wook Kim, "Low-Cost Unified Pixel Converter from the MIPI DSI Packets into Arbitrary Pixel Sizes," MDPI Electronics, vol. 11, issue 8, Article no. 1221, April 2022.

[J5] Chang Hyun Kim, Won Jun Lee, Yoonah Paik, Kiyong Kwon, <u>Seok Young Kim</u>, Il Park, and Seon Wook Kim, "*Silent-PIM: Realizing the Processing-in-Memory Computing with Standard Memory Requests*," IEEE Transactions on Parallel and Distributed Systems (IEEE TPDS), doi: 10.1109/TPDS.2021.3065365, March 2021. [P1] Method and apparatus for searching graph of deep learning model, KR 10-2023-0043576, June 2023.

[P2] Processing-in-memory device and method for performing indirect addressing in the same, KR 10-2023-0072180, April 2023.

[P3] Semiconductor device for computing non-linear function using a look-up table, US 17/469857, September 2021.

[P4] Semiconductor device for calculating non-linear function using a look-up table, KR 10-2021-0005215, January 2021.

## **Teaching Experience**

#### **Teaching Assistant**

| Digital System Design, KECE207               | 2022 Spring |
|----------------------------------------------|-------------|
| Programming Language and Laboratory, EGRN151 | 2021 Fall   |
| Computer System Architecture, KECE343        | 2021 Spring |
| *Outstanding Teaching Award                  |             |
| Data Structure and Algorithms, KECE208       | 2020 Fall   |
| Digital System Design, KECE208               | 2020 Spring |
| Undergraduate Mentor                         |             |

Co-worked with 13 undergraduate students

#### Hardware and Software Skills

## Programming

- Languages: Python, Matlab, C/C++, (System)Verilog, VHDL, Assembly (RISC-V, MIPS)
- Scripts/Version: Bash Shell, GNU make/Cmake, git(lab), TortoiseHg, docker, QEMU
- Machine learning framework: PyTorch, TensorFlow, ONNX Runtime

## **Computer Architecture Simulators/Profilers**

- Processor/Memory simulators: GPGPU-sim, DRAMSim, Ramulator, Gem5, ScaleSim
- Benchmarks: SPEC CPU2006/2017, MLPerf
- Profilers: Intel VTune, AMD uProf, NVIDIA Nsight

## SoC and VLSI Design

- RTL simulation/synthesis/verification: VCS, ModelSim, Synopsys Design Compiler
- FPGA tools: Xilinx Vivado, Intel Quartus Prime, PetaLinux, Vitis, Familiar with various FPGAs and its SDKs